**LMH6618 Single/LMH6619 Dual 130 MHz, 1.25 mA RRIO Operational AmplifiersMH6618 Single/LMH6619 Dual 130 MHz, 1.25 HD DDoerational Amplifiers** 

15 MHz



## **General Description**

*National*<br>Semiconductor

The LMH6618 (single, with shutdown) and LMH6619 (dual) are 130 MHz rail-to-rail input and output amplifiers designed for ease of use in a wide range of applications requiring high speed, low supply current, low noise, and the ability to drive complex ADC and video loads. The operating voltage range extends from 2.7V to 11V and the supply current is typically 1.25 mA per channel at 5V. The LMH6618 and LMH6619 are members of the PowerWise® family and have an exceptional power-to-performance ratio.

The amplifier's voltage feedback design topology provides balanced inputs and high open loop gain for ease of use and accuracy in applications such as active filter design. Offset voltage is typically 0.1 mV and settling time to 0.01% is 120 ns which combined with an 100 dBc SFDR at 100 kHz makes the part suitable for use as an input buffer for popular 8-bit, 10-bit, 12-bit and 14-bit mega-sample ADCs.

The input common mode range extends 200 mV beyond the supply rails. On a single 5V supply with a ground terminated 150Ω load the output swings to within 37 mV of the ground rail, while a mid-rail terminated 1 kΩ load will swing to 77 mV of either rail, providing true single supply operation and maximum signal dynamic range on low power rails. The amplifier output will source and sink 35 mA and drive up to 30 pF loads without the need for external compensation.

The LMH6618 has an active low disable pin which reduces the supply current to 72 µA and is offered in the space saving 6-Pin TSOT23 package. The LMH6619 is offered in the 8-Pin SOIC package. The LMH6618 and LMH6619 are available with a -40°C to +125°C extended industrial temperature grade.

#### **Features**

 $V_S$  = 5V, R<sub>L</sub> = 1 kΩ, T<sub>A</sub> = 25°C and A<sub>V</sub> = +1, unless otherwise specified.

August 12, 2008

- Operating voltage range 2.7V to 11V<br>■ Supply current per channel 1.25 mA
- Supply current per channel ■ Small signal bandwidth 130 MHz
- Input offset voltage (limit at  $25^{\circ}$ C)  $\pm$ 0.6 mV<br>Slew rate 55 V/us
- Slew rate 55 V/µs
- Settling time to 0.1% 90 ns<br>■ Settling time to 0.01% 90 ns
- 
- Settling time to 0.01% 120 ns<br>■ SFDR (f = 100 kHz,  $A_V = +1$ ,  $V_{OUT} = 2 V_{DD}$ ) 100 dBc ■ SFDR (f = 100 kHz, A<sub>V</sub> = +1, V<sub>OUT</sub> = 2 V<sub>PP</sub>) 100 dBc
- 0.1 dB bandwidth  $(A<sub>V</sub> = +2)$ <br>■ Low voltage poise
- Low voltage noise  $10 \text{ nV}/\text{/Hz}$ <br> $\text{Industrial temperature grade}$   $-40^{\circ}\text{C}$  to +125°C
- 

## **Typical Application**



### **Absolute Maximum Ratings (Note [1](#page-6-0))**

**If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.**



Supply Voltage  $(V_S = V^+ - V^-)$  12V Junction Temperature (Note [3\)](#page-6-0) 150°C max

### **Operating Ratings** (Note [1](#page-6-0))



+3V Electrical Characteristics Unless otherwise specified, all limits are guaranteed for T<sub>J</sub> = +25°C,  $V^+ = 3V$ , V− = 0V,  $\overline{DISABLE} = 3V$ , V<sub>CM</sub> = V<sub>O</sub> = V+/2, A<sub>V</sub> = +1 (R<sub>F</sub> = 0Ω), otherwise R<sub>F</sub> = 2 kΩ for A<sub>V</sub> ≠ +1, R<sub>L</sub> = 1 kΩ ll 5 pF.







LMH6618/LMH6619 **LMH6618/LMH6619**

+5V Electrical Characteristics Unless otherwise specified, all limits are guaranteed for T<sub>J</sub> = +25°C,  $V^+$  = 5V, V<sup>-</sup> = 0V,  $\overline{\text{DISABLE}}$  = 5V, V<sub>CM</sub> = V<sub>O</sub> = V+/2, A<sub>V</sub> = +1 (R<sub>F</sub> = 0Ω), otherwise R<sub>F</sub> = 2 kΩ for A<sub>V</sub> ≠ +1, R<sub>L</sub> = 1 kΩ ll 5 pF. **Boldface** Limits apply at temperature extremes.





 $\pm 5V$  Electrical Characteristics Unless otherwise specified, all limits are guaranteed for T<sub>J</sub> = +25°C,  $V^+$  = 5V, V− = –5V,  $\overline{\text{DISABLE}}$  = 5V, V<sub>CM</sub> = V<sub>O</sub> = 0V, A<sub>V</sub> = +1 (R<sub>F</sub> = 0Ω), otherwise R<sub>F</sub> = 2 kΩ for A<sub>V</sub> ≠ +1, R<sub>L</sub> = 1 kΩ ll 5 pF.

**Boldface** Limits apply at temperature extremes.



LMH6618/LMH6619 **LMH6618/LMH6619**





<span id="page-6-0"></span>

**Note 1:** Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics. **Note 2:** Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC) Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).

Note 3: The maximum power dissipation is a function of T<sub>J(MAX)</sub>, θ<sub>JA</sub>. The maximum allowable power dissipation at any ambient temperature is

 ${\sf P}_{\sf D}$  = (T<sub>J(MAX</sub>) – T<sub>A</sub>)/  $\uptheta_{\sf JA}$ . All numbers apply for packages soldered directly onto a PC Board. **Note 4:** Boldface limits apply to temperature range of −40°C to 125°C

**Note 5:** Voltage average drift is determined by dividing the change in  $V_{OS}$  by temperature change.

Note 6: Do not short circuit the output. Continuous source or sink currents larger than the I<sub>OUT</sub> typical are not recommended as it may damage the part.

**Note 7:** Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not guaranteed on shipped production material.

**Note 8:** Limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlations using the Statistical Quality Control (SQC) method.

# **Connection Diagrams**





## **Ordering Information**



# **LNH001812/LNH0019 LMH6618/LMH6619**

**Typical Performance Characteristics**  $At T_J = 25^{\circ}C$ ,  $A_V = +1$  ( $R_F = 0\Omega$ ), otherwise  $R_F = 2 k\Omega$  for  $A_V = +1$ , unless otherwise specified.











**Closed Loop Frequency Response for Various Supplies**



**Closed Loop Frequency Response for Various Supplies**



**Closed Loop Frequency Response for Various Temperatures**









**Small Signal Frequency Response with Capacitive Load and Various R<sub>ISO</sub>** 





**Small Signal Frequency Response with**



**HD2 vs. Frequency and Supply Voltage**





FREQUENCY (MHz)

20195874

**HD2 and HD3 vs. Frequency and Load**



**HD2 and HD3 vs. Common Mode Voltage**



**HD3 vs. Frequency and Gain**















**HD2 vs. Output Swing**



**HD2 vs. Output Swing**



20195845

**HD3 vs. Output Swing**













 $10$  $11 12$ 

20195854

40

20  $30\,$ 

20195855

 $\overline{1}2$ 

です

125°C





























 $= +2.5$ 

 $V_{\text{OUT}} = 0.2V$ 

25 ns/DIV

 $V = -2.5V$ 

 $R_L = 1 k\Omega$ 

 $A = +1$ 



**Crosstalk Rejection vs. Frequency (Output to Output)**



**Small Signal Step Response**



20195806

50 mV/DIV









20195811

**Small Signal Step Response**



20195808



20195807





500 mV/DIV  $V^+$  = +2.5V.  $V = -2.5V$  $-A = +2$  $V_{\text{OUT}} = 2V$  $R_L = 150\Omega$ 50 ns/DIV

20195814



**Large Signal Step Response**



**Overload Recovery Waveform**



20195824

## **Application Information**

The LMH6618 and LMH6619 are based on National Semiconductor's proprietary VIP10 dielectrically isolated bipolar process. This device family architecture features the following:

- Complimentary bipolar devices with exceptionally high f, (∼8 GHz) even under low supply voltage (2.7V) and low bias current.
- Common emitter push-push output stage. This architecture allows the output to reach within millivolts of either supply rail.
- Consistent performance from any supply voltage  $_{(2.7V)}$ .  $_{11}$ <sub>11V)</sub> with little variation with supply voltage for the most  $\lim_{k \to \infty}$  important specifications (e.g. BW, SR,  $I_{\text{OUT}}$ .)
- Significant power saving compared to competitive devices on the market with similar performance.

With 3V supplies and a common mode input voltage range that extends beyond either supply rail, the LMH6618 and LMH6619 are well suited to many low voltage/low power applications. Even with 3V supplies, the −3 dB BW (at  $A_V = +1$ ) is typically 120 MHz.

The LMH6618 and LMH6619 are designed to avoid output phase reversal. With input over-drive, the output is kept near the supply rail (or as close to it as mandated by the closed loop gain setting and the input voltage). *Figure 1* shows the input and output voltage when the input voltage significantly exceeds the supply voltages.



#### **FIGURE 1. Input and Output Shown with CMVR Exceeded**

If the input voltage range is exceeded by more than a diode drop beyond either rail, the internal ESD protection diodes will start to conduct. The current flow in these ESD diodes should be externally limited.

The LMH6618 can be shutdown by connecting the DISABLE pin to a voltage 0.5V below the supply midpoint which will reduce the supply current to typically less than

100 µA. The DISABLE pin is "active low" and should be connected through a resistor to V+ for normal operation. Shutdown is guaranteed when the DISABLE pin is 0.5V below the supply midpoint at any operating supply voltage and temperature.

In the shutdown mode, essentially all internal device biasing is turned off in order to minimize supply current flow and the output goes into high impedance mode. During shutdown, the input stage has an equivalent circuit as shown in *Figure 2*.



20195839

#### **FIGURE 2. Input Equivalent Circuit During Shutdown**

When the LMH6618 is shutdown, there may be current flow through the internal diodes shown, caused by input potential, if present. This current may flow through the external feedback resistor and result in an apparent output signal. In most shutdown applications the presence of this output is inconsequential. However, if the output is "forced" by another device, the other device will need to conduct the current described in order to maintain the output potential.

To keep the output at or near ground during shutdown when there is no other device to hold the output low, a switch using a transistor can be used to shunt the output to ground.

#### **SINGLE CHANNEL ADC DRIVER**

The low noise and wide bandwidth make the LMH6618 an excellent choice for driving a 12-bit ADC. *[Figure 3](#page-19-0)* shows the schematic of the LMH6618 driving an ADC121S101. The AD-C121S101 is a single channel 12-bit ADC. The LMH6618 is set up in a 2nd order multiple-feedback configuration with a gain of −1. The −3 dB point is at 500 kHz and the −0.01 dB point is at 100 kHz. The 22Ω resistor and 390 pF capacitor form an antialiasing filter for the ADC121S101. The capacitor also stores and delivers charge to the switched capacitor input of the ADC. The capacitive load on the LMH6618 created by the 390 pF capacitor is decreased by the 22Ω resistor. *[Table 1](#page-19-0)* shows the performance data of the LMH6618 and the ADC121S101.

<span id="page-19-0"></span>

**FIGURE 3. LMH6618 Driving an ADC121S101**

#### **TABLE 1. Performance Data for the LMH6618 Driving an ADC121S101**



When the op amp and the ADC are using the same supply, it is important that both devices are well bypassed. A  $0.1 \mu$ F ceramic capacitor and a 10 µF tantalum capacitor should be located as close as possible to each supply pin. A sample

layout is shown in *Figure 4*. The 0.1 µF capacitors (C13 and C6) and the 10 µF capacitors (C11 and C5) are located very close to the supply pins of the LMH6618 and the ADC121S101.



**FIGURE 4. LMH6618 and ADC121S101 Layout**

#### **SINGLE TO DIFFERENTIAL ADC DRIVER**

*Figure 5* shows the LMH6619 used to drive a differential ADC with a single-ended input. The ADC121S625 is a fully differential 12-bit ADC. *[Table 2](#page-21-0)* shows the performance data of the LMH6619 and the ADC121S625.



**FIGURE 5. LMH6619 Driving an ADC121S625**

<span id="page-21-0"></span>LMH6618/LMH6619 **LMH6618/LMH6619**

#### **TABLE 2. Performance Data for the LMH6619 Driving an ADC121S625**



#### **DIFFERENTIAL ADC DRIVER**

The circuit in *[Figure 3](#page-19-0)* can be used to drive both inputs of a differential ADC. *Figure 6* shows the LMH6619 driving an AD- C121S705. The ADC121S705 is a fully differential 12-bit ADC. Performance with this circuit is similar to the circuit in *[Figure 3](#page-19-0)*.



**FIGURE 6. LMH6619 Driving an ADC121S705**

# **LNH00187LNH0019 LMH6618/LMH6619**

#### **DC LEVEL SHIFTING**

Often a signal must be both amplified and level shifted while using a single supply for the op amp. The circuit in *Figure 7* can do both of these tasks. The procedure for specifying the resistor values is as follows.

- 1. Determine the input voltage.
- 2. Calculate the input voltage midpoint,  $V_{INMID} = V_{INMIN} +$  $(V<sub>INMAX</sub> - V<sub>INIMIN</sub>)/2.$
- 3. Determine the output voltage needed.
- 4. Calculate the output voltage midpoint,  $V_{\text{OUTMID}} =$  $V<sub>OUTMIN</sub> + (V<sub>OUTMAX</sub> - V<sub>OUTMIN</sub>)/2.$
- 5. Calculate the gain needed, gain =  $(V_{\text{OUTMAX}} V_{\text{OUTMIN}})$  $(V_{INMAX} - V_{INMIN})$
- 6. Calculate the amount the voltage needs to be shifted from input to output,  $\Delta V_{\text{OUT}} = V_{\text{OUTMID}} -$  gain x  $V_{\text{INMID}}$ .
- 7. Set the supply voltage to be used.
- 8. Calculate the noise gain, noise gain = gain +  $\Delta V_{\text{OUT}}/V_{\text{S}}$ .
- 9. Set R<sub>F</sub>.
- 10. Calculate  $R_1$ ,  $R_1 = R_F / g$ ain.
- 11. Calculate  $R_2$ ,  $R_2 = R_F/(noise gain-gain)$ .
- 12. Calculate  $R_G$ ,  $R_G = R_F / (noise \text{ gain} 1)$ .

Check that both the  $V_{IN}$  and  $V_{OUT}$  are within the voltage ranges of the LMH6618.

The following example is for a  $V_{IN}$  of 0V to 1V with a  $V_{OUT}$  of 2V to 4V.

- 1.  $V_{IN} = 0V$  to 1V
- 2.  $V_{INMID} = 0V + (1V 0V)/2 = 0.5V$
- 3.  $V_{\text{OUT}} = 2V$  to 4V
- 4.  $V_{\text{OUTMID}} = 2V + (4V 2V)/2 = 3V$
- 5. Gain =  $(4V 2V)/(1V 0V) = 2$
- 6.  $\Delta V_{\text{OUT}} = 3V 2 \times 0.5V = 2$
- 7. For the example the supply voltage will be +5V.
- 8. Noise gain =  $2 + 2/5V = 2.4$
- 9.  $R_F = 2 k\Omega$
- 10.  $R_1 = 2 kΩ/2 = 1 kΩ$
- 11.  $R_2 = 2 k\Omega/(2.4-2) = 5 k\Omega$
- 12.  $R_G = 2 kΩ/(2.4 1) = 1.43 kΩ$



**FIGURE 7. DC Level Shifting**

#### **4th ORDER MULTIPLE FEEDBACK LOW-PASS FILTER**

*Figure 8* shows the LMH6619 used as the amplifier in a multiple feedback low pass filter. This filter is set up to have a gain of +1 and a −3 dB point of 1 MHz. Values can be determined

by using the WEBENCH® Active Filter Designer found at amplifiers.national.com.



#### <span id="page-23-0"></span>**CURRENT SENSE AMPLIFIER**

With it's rail-to-rail input and output capability, low  $V_{OS}$ , and low I<sub>B</sub> the LMH6618 is an ideal choice for a current sense amplifier application. *Figure 9* shows the schematic of the LMH6618 set up in a low-side sense configuration which provides a conversion gain of 2V/A. Voltage error due to  $V_{OS}$  can<br>be calculated to be  $V_{OS} \times (1 + R_c/R_c)$  or be calculated to be  $\rm V_{OS}$  x (1 +  $\rm R_{F}/R_{G}$ ) or 0.6 mV x 21 = 12.6 mV. Voltage error due to I<sub>O</sub> is I<sub>O</sub> x R<sub>F</sub> or 0.26 μA x 1 kΩ = 0.26 mV. Hence total voltage error is 12.6 mV + 0.26 mV or 12.86 mV which translates into a current error of 12.86 mV/(2 V/A) =  $6.43$  mA.



**FIGURE 9. Current Sense Amplifier**

#### **TRANSIMPEDANCE AMPLIFIER**

By definition, a photodiode produces either a current or voltage output from exposure to a light source. A Transimpedance Amplifier (TIA) is utilized to convert this low-level current to a usable voltage signal. The TIA often will need to be compensated to insure proper operation.



#### **FIGURE 10. Photodiode Modeled with Capacitance Elements**

*Figure 10* shows the LMH6618 modeled with photodiode and the internal op amp capacitances. The LMH6618 allows circuit operation of a low intensity light due to its low input bias current by using larger values of gain  $(R_F)$ . The total capacitance  $(C_T)$  on the inverting terminal of the op amp includes the photodiode capacitance  $(C_{PD})$  and the input capacitance of the op amp ( $C_{\mathsf{IN}}$ ). This total capacitance ( $C_{\mathsf{T}}$ ) plays an important role in the stability of the circuit. The noise gain of this circuit determines the stability and is defined by:

$$
NG = \frac{1 + sR_F (C_T + C_F)}{1 + sC_F R_F}
$$
\n(1)

Where, 
$$
f_z \approx \frac{1}{2\pi R_F C_T}
$$
 and  $f_P = \frac{1}{2\pi R_F C_F}$  (2)



#### **FIGURE 11. Bode Plot of Noise Gain Intersecting with Op Amp Open-Loop Gain**

*Figure 11* shows the bode plot of the noise gain intersecting the op amp open loop gain. With larger values of gain,  ${\sf C}_{\sf T}$  and  $\mathsf{R}_\mathsf{F}$  create a zero in the transfer function. At higher frequencies the circuit can become unstable due to excess phase shift around the loop.

A pole at  $f_P$  in the noise gain function is created by placing a feedback capacitor (C<sub>F</sub>) across  $\mathsf{R}_\mathsf{F}$ . The noise gain slope is flattened by choosing an appropriate value of  $\mathsf{C}_\mathsf{F}$  for optimum performance.

Theoretical expressions for calculating the optimum value of  $\mathrm{C}_{\mathrm{F}}$  and the expected –3 dB bandwidth are:

$$
C_F = \sqrt{\frac{C_T}{2\pi R_F(GBWP)}}
$$
 (3)

$$
f_{-3 dB} = \sqrt{\frac{GBWP}{2\pi R_F C_T}}
$$
 (4)

*Equation 4* indicates that the −3 dB bandwidth of the TIA is inversely proportional to the feedback resistor. Therefore, if the bandwidth is important then the best approach would be to have a moderate transimpedance gain stage followed by a broadband voltage gain stage.

*[Table 3](#page-24-0)* shows the measurement results of the LMH6618 with different photodiodes having various capacitances  $(C_{PD})$  and a feedback resistance ( $\mathsf{R}_{\mathsf{F}}$ ) of 1 k $\Omega.$ 



<span id="page-24-0"></span>

Note:

 $GBWP = 65 MHz$  $C_T = C_{PD} + C_{IN}$  $C_{IN} = 2 pF$  $V_S = \pm 2.5V$ 

*Figure 12* shows the frequency response for the various photodiodes in *Table 3*.



#### **FIGURE 12. Frequency Response for Various Photodiode and Feedback Capacitors**

When analyzing the noise at the output of the TIA, it is important to note that the various noise sources (i.e. op amp noise voltage, feedback resistor thermal noise, input noise current, photodiode noise current) do not all operate over the same frequency band. Therefore, when the noise at the output is calculated, this should be taken into account. The op amp noise voltage will be gained up in the region between the noise gain's zero and pole (f<sub>Z</sub> and f<sub>P</sub> in *[Figure 11](#page-23-0)*). The higher the values of  $R_F$  and  $C_T$ , the sooner the noise gain peaking starts and therefore its contribution to the total output noise will be larger. It is obvious to note that it is advantageous to minimize  $C_{1N}$  by proper choice of op amp or by applying a reverse bias across the diode at the expense of excess dark current and noise.

#### **DIFFERENTIAL CABLE DRIVER FOR NTSC VIDEO**

The LMH6618 and LMH6619 can be used to drive an NTSC video signal on a twisted-pair cable. *[Figure 13](#page-25-0)* shows the schematic of a differential cable driver for NTSC video. This circuit can be used to transmit the signal from a camera over a twisted pair to a monitor or display located a distance.  $C_1$ and  $C_2$  are used to AC couple the video signal into the LMH6619. The two amplifiers of the LMH6619 are set to a gain of 2 to compensate for the 75Ω back termination resistors on the outputs. The LMH6618 is set to a gain of 1. Because of the DC bias the output of the LMH6618 is AC coupled. Most monitors and displays will accept AC coupled inputs.

<span id="page-25-0"></span>



**FIGURE 13. Differential Cable Driver**





**For more National Semiconductor product information and proven design tools, visit the following Web sites at:**

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### **LIFE SUPPORT POLICY**

**NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION.** As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

#### Copyright© 2008 National Semiconductor Corporation

For the most current product information visit us at www.national.com



**National Semiconductor Americas Technical Support Center** Email: support@nsc.com Tel: 1-800-272-9959

**National Semiconductor Europe Technical Support Center** Email: europe.support@nsc.com German Tel: +49 (0) 180 5010 771 English Tel: +44 (0) 870 850 4288

**National Semiconductor Asia Pacific Technical Support Center** Email: ap.support@nsc.com

**National Semiconductor Japan Technical Support Center** Email: jpn.feedback@nsc.com